• JEDEC JESD 35-A
Provide PDF Format

Learn More

JEDEC JESD 35-A

  • PROCEDURE FOR WAFER-LEVEL-TESTING OF THIN DIELECTRICS
  • standard by JEDEC Solid State Technology Association, 03/01/2010
  • Publisher: JEDEC

$44.00$87.00


The revised JESD35 is intended for use in the MOS Integrated Circuit manufacturing industry. It describes procedures developed for estimating the overall integrity and reliability of thin gate oxides. Three basic test procedures are described, the Voltage-Ramp (V-Ramp), the Current-Ramp (J-Ramp) and the new Constant Current (Bounded J-Ramp) test. Each test is designed for simplicity, speed and ease of use. The standard has been updated to include breakdown criteria that are more robust in detecting breakdown in thinner gate oxides that may not experience hard thermal breakdown.

Related Products

JEDEC JESD51-3

JEDEC JESD51-3

LOW EFFECTIVE THERMAL CONDUCTIVITY TEST BOARD FOR LEADED SURFACE MOUNT PACKAGES..

$27.00 $53.00

JEDEC JESD22-B111

JEDEC JESD22-B111

BOARD LEVEL DROP TEST METHOD OF COMPONENTS FOR HANDHELD ELECTRONIC PRODUCTS..

$31.00 $62.00

JEDEC JESD8-25

JEDEC JESD8-25

POD10 - 1.0 V Pseudo Open Drain Interface..

$28.00 $56.00

JEDEC JESD94B

JEDEC JESD94B

APPLICATION SPECIFIC QUALIFICATION USING KNOWLEDGE BASED TEST METHODOLOGY..

$40.00 $80.00