• JEDEC JESD 36
Provide PDF Format

Learn More

JEDEC JESD 36

  • STANDARD DESCRIPTION OF LOW-VOLTAGE TTL-COMPATIBLE, 5 V TOLERANT CMOS LOGIC DEVICES
  • standard by JEDEC Solid State Technology Association, 06/01/1996
  • Publisher: JEDEC

$28.00$56.00


This standard outlines the standard dc specifications, test conditions, and test loading for logic products that are designed to tolerate input and output voltages which exceed the device's power supply. More specifically this standardizes 5 V - tolerant logic prducts that run from 'low voltage' (2.7 V to 3.6 V) power supplies. Products that meet this standard can be used to effectively interface between LVCMOS/LVTTL and 5 V TTL buses, bridging the gap between low-voltage and 5 V TTL busses.

Related Products

JEDEC JP 002

JEDEC JP 002

CURRENT TIN WHISKERS THEORY AND MITIGATION PRACTICES GUIDELINE..

$36.00 $72.00

JEDEC JESD16-A (R2008)

JEDEC JESD16-A (R2008)

ASSESSMENT OF AVERAGE OUTGOING QUALITY LEVELS IN PARTS PER MILLION (PPM)..

$39.00 $78.00

JEDEC JESD282B.01

JEDEC JESD282B.01

SILICON RECTIFIER DIODES..

$114.00 $228.00

JEDEC JESD80

JEDEC JESD80

STANDARD FOR DESCRIPTION OF 2.5 V CMOS LOGIC DEVICES..

$24.00 $48.00